# LAB Assignment 3 - Multiplicative Divider

## Simulation Results – Multiplier

**Test Bench:** 

1x1=1

1x-3=-3

-3x-3=9

-8943x2412 = -21570516

Behavior



Timing (Post-Route)





## Simulation Results – Divider

**Test Bench:** 

Run in 6 cycles to get the final result of quotient

Test1:

Dividend =  $010101100000000_2 = 86_{10}$ Divisor =  $000001110000000_2 = 7_{10}$ 

Quotient  $\cong 12.175_{10}$ 

Behavior



o Timing (Post-Route)



#### Test2:

 $\begin{array}{ll} \mbox{Dividend} = 101010100000000_2 = -86_{10} \\ \mbox{Divisor} &= 000001110000000_2 = 7_{10} \\ \mbox{Quotient} \cong -12.183_{10} \end{array}$ 

### Behavior



Timing (Post-Route)



Final version without showing calculate state (output1) and intermediate values.

## o Behavior



Timing (Post-Route)





Frequency analysis:



According to the report of synthesis, the critical path delay is 14.839ns and the related frequency is 67.392MHz (Maximum Frequency)

The total time from the input to output is 7.603ns, so the final calculation frequency is 131.52MHz.

#### **Conclusion:**

The division result of behavior and post-route simulation is correct, however we find out that our execution time of post-route is around 10 to 15 mins which confused us.

Besides, as our critical path delay is 14.839, the value of clk in our simulation need to be at least 15ns.